AArch64 MP+dmb.sy+ctrl-[fr-rf]-data-rfi-addr "DMB.SYdWW Rfe DpCtrldR FrLeave RfBack DpDatadW Rfi DpAddrdR Fre" Cycle=Rfi DpAddrdR Fre DMB.SYdWW Rfe DpCtrldR FrLeave RfBack DpDatadW Relax= Safe=Rfi Rfe Fre DMB.SYdWW DpAddrdR DpDatadW DpCtrldR [FrLeave,RfBack] Prefetch=0:x=F,0:y=W,1:y=F,1:x=T Com=Rf Fr Rf Orig=DMB.SYdWW Rfe DpCtrldR FrLeave RfBack DpDatadW Rfi DpAddrdR Fre { 0:X1=x; 0:X3=y; 1:X1=y; 1:X3=z; 1:X6=a; 1:X10=x; 2:X1=z; } P0 | P1 | P2 ; MOV W0,#1 | LDR W0,[X1] | MOV W0,#1 ; STR W0,[X1] | CBNZ W0,LC00 | STR W0,[X1] ; DMB SY | LC00: | ; MOV W2,#1 | LDR W2,[X3] | ; STR W2,[X3] | LDR W4,[X3] | ; | EOR W5,W4,W4 | ; | ADD W5,W5,#1 | ; | STR W5,[X6] | ; | LDR W7,[X6] | ; | EOR W8,W7,W7 | ; | LDR W9,[X10,W8,SXTW] | ; Observed z=1; y=1; x=1; a=1; 1:X9=1; 1:X7=1; 1:X4=0; 1:X2=1; 1:X0=1; and z=1; y=1; x=1; a=1; 1:X9=1; 1:X7=1; 1:X4=0; 1:X2=1; 1:X0=0; and z=1; y=1; x=1; a=1; 1:X9=0; 1:X7=1; 1:X4=0; 1:X2=1; 1:X0=0;